cpu/stm32: changed TIM->CCR def in vendor headers
This commit is contained in:
parent
1bc1dd94ba
commit
e50479f84f
@ -399,10 +399,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
|
||||
|
||||
@ -451,10 +451,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1 - 4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
|
||||
|
||||
@ -404,10 +404,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
|
||||
|
||||
@ -543,10 +543,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
|
||||
|
||||
@ -537,10 +537,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler register, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer register, Address offset: 0x4C */
|
||||
|
||||
@ -659,10 +659,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -754,10 +754,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -660,10 +660,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -755,10 +755,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -601,10 +601,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -676,10 +676,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -693,10 +693,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -498,10 +498,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -757,10 +757,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -663,10 +663,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -774,10 +774,7 @@ typedef struct
|
||||
__IO uint32_t PSC; /*!< TIM prescaler, Address offset: 0x28 */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
__IO uint32_t RCR; /*!< TIM repetition counter register, Address offset: 0x30 */
|
||||
__IO uint32_t CCR1; /*!< TIM capture/compare register 1, Address offset: 0x34 */
|
||||
__IO uint32_t CCR2; /*!< TIM capture/compare register 2, Address offset: 0x38 */
|
||||
__IO uint32_t CCR3; /*!< TIM capture/compare register 3, Address offset: 0x3C */
|
||||
__IO uint32_t CCR4; /*!< TIM capture/compare register 4, Address offset: 0x40 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare register 1-4, Address offset: 0x34 */
|
||||
__IO uint32_t BDTR; /*!< TIM break and dead-time register, Address offset: 0x44 */
|
||||
__IO uint32_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
__IO uint32_t DMAR; /*!< TIM DMA address for full transfer, Address offset: 0x4C */
|
||||
|
||||
@ -852,7 +852,7 @@ typedef struct
|
||||
uint16_t RESERVED10; /*!< Reserved, 0x2A */
|
||||
__IO uint32_t ARR; /*!< TIM auto-reload register, Address offset: 0x2C */
|
||||
uint32_t RESERVED12; /*!< Reserved, 0x30 */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare registers 1-4, Address offset: 0x34 ++ */
|
||||
__IO uint32_t CCR[4]; /*!< TIM capture/compare registers 1-4, Address offset: 0x34 ++ */
|
||||
uint32_t RESERVED17; /*!< Reserved, 0x44 */
|
||||
__IO uint16_t DCR; /*!< TIM DMA control register, Address offset: 0x48 */
|
||||
uint16_t RESERVED18; /*!< Reserved, 0x4A */
|
||||
|
||||
Loading…
x
Reference in New Issue
Block a user